# VLSI LAB Experiment-4 CMOS INVERTER SWITCHING CHARACTERISTICS

Group Number: 2

### **Group Members**:

Thathapudi Sanjeev Paul Joel - 2020AAPS0120H Aditya Anirudh - 2020AAPS0373H

### **Schematics**:

Without load capacitor:



# With load capacitor:



# Waveforms:

# Without capacitive load:



Without the load capacitance,  $t_{\text{\tiny pHL}}$  and  $t_{\text{\tiny pLH}}$  are similar in value.

### With capacitive load:



With the load capacitance,  $t_{\text{pHL}}$  and  $t_{\text{pLH}}$  significantly differ in value.

### **Metrics Measured**:

Without capacitive load:

 $T_{rise} = 0.141 \text{ ns}$ 

 $T_{fall} = 0.144 \text{ ns}$ 

 $t_{pLH} = 0.062 \text{ ns}$ 

 $t_{pHL} = 0.065 \text{ ns}$ 

### With capacitive load:

 $t_{pLH} = 3.34 \text{ ns}$ 

 $t_{pHL} = 2.21 \text{ ns}$ 

 $t_{worst}$  = 3.34 ns

 $t_{average} = 2.77 \text{ ns}$ 

In the presence of a load capacitor, the delay of the inverter is increased manyfold. This is because the delay of the inverter is proportional to:

$$\tau_{\text{delay}} \propto \text{RC}_{\text{load}}$$

where R = resistance,  $C_{load}$  = load capacitance

Since the biasing resistance of PMOS is greater than that of NMOS (due to higher width), the delay in the output signal for the transition LOW-to-HIGH is greater than the HIGH-to-LOW transition delay.

#### **Conclusion:**

This experiment involved analysis of propagation delay, rise and fall times of the transient inverter characteristics and their variation with and without load capacitance.